PC-30-02K60藥片檢測
    發布者:lingliang  發布時間:2023-02-04 16:33:53  訪問次數:260

            Table 8-4. Trigger and Integration Time Controlled by Two Inputs Label Description Min Typ Max ti Integration time duration 5 μs – – td1 TRIG2 rising to integration period start delay – 100 ns – td2 TRIG1 rising to integration period stop delay – 1.3 μs – tt Integration period stop to read-out start delay – 1 μs – th TRIG1 and TRG2 hold time (pulse high duration) 1 μs – – td1 td2 ti tt Integration N Integration N+1 Readout N-1 Readout N

            Output Data Timing This timing corresponds to the input data of the Camera Link interface. The camera output data are not detailed here because fully compliant with the Camera Link standard (serial high-speed interface). Table 8-4. Trigger and Integration Time Controlled by Two Inputs Label Description Min Typ Max ti Integration time duration 5 μs – – td1 TRIG2 rising to integration period start delay – 100 ns – td2 TRIG1 rising to integration period stop delay – 1.3 μs – tt Integration period stop to read-out start delay – 1 μs – th TRIG1 and TRG2 hold time (pulse high duration) 1 μs – – td1 td2 ti tt Integration N Integration N+1 Readout N-1 Readout N TRIG1 TRIG2 Table 8-5. Output Data Timing Label Description Min Typ Max tp Input falling edge to output clock propagation delay – 7 ns – td STROBE to synchronized signals delay -5 ns – +5 ns

          In case of multi-cameras synchronization (means more than one camera on one acquisition board): 

         ? the "master" camera will provide DATA, STROBE and LVAL signals to the acquisition board. The others will only provide DATA.

         ? the external clock CLK_IN must be input on each cameras to guaranty perfect data synchronization. 

         ? the trigger(s) input (TRIG1 and/or TRIG2) must be input on each cameras. It is recommended to synchronize the rising edge of these signals on the CLK_IN falling edge.

         ? cables must be balanced between each cameras (same quality, same length) to ensure perfect cameras synchronization.

         ? the CLK_IN frequency must be equal to the two CCD register frequency. It means that the user shall use either H=2 (2 taps at CLK_IN data rate) or H=10 (1 tap at 2xCLK_IN data rate). Using H=1 clock mode will provide LVAL jitter on the "slave" camera. 

         ? Only "triggered and integration time controlled" (M=3 or M=4) can be used. These modes ensure perfect readout phase starting for each cameras.

    免責聲明:線纜網轉載作品均注明出處,本網未注明出處和轉載的,是出于傳遞更多信息之目的,并不意味 著贊同其觀點或證實其內容的真實性。如轉載作品侵犯作者署名權,或有其他諸如版權、肖像權、知識產權等方面的傷害,并非本網故意為之,在接到相關權利人通知后將立即加以更正。聯系電話:0571-87774297。
0571-87774297  
主站蜘蛛池模板: 永久在线观看www免费视频| 韩国一级做a爱性色毛片| 天堂资源在线www中文| 中文字幕久久久| 日韩大片在线永久免费观看网站 | 人体大胆做受免费视频| 精品视频一区二区三三区四区| 国产午夜视频高清| 麻豆视频免费播放| 国产精品无码av天天爽| 97视频精品全国在线观看| 天海翼一区二区三区四区| 一区二区日韩精品中文字幕| 成年女人免费播放影院| 久久九九AV免费精品| 日韩午夜福利无码专区a| 国产无人区一区二区三区| 69精品免费视频| 性盈盈影院免费视频观看在线一区| 久久国产三级精品| 最新黄色免费网站| 亚洲bt欧美bt精品| 欧美丰满熟妇XXXX性大屁股| 午夜影院免费观看| 色五月激情小说| 国产人va在线| 韩国18videos极品| 国产在视频线精品视频| 91免费视频网| 国产无套粉嫩白浆在线观看| 色噜噜狠狠一区二区| 国产精品一区欧美激情| 毛茸茸bbw亚洲人| 国产精品无码专区在线观看| 777久久精品一区二区三区无码 | 日本高清乱理论片| 久久精品国产福利电影网| 曰批全过程免费视频观看免费软件| 亚洲一区二区三区免费| 欧洲一卡2卡3卡4卡免费观看| 亚洲人成色7777在线观看不卡|